UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

Staff Logic Design Engineer

158022
San Jose, CA, United States
Nov 9, 2020

Share:

Job Description

Description

At Xilinx, we are leading the industry transformation to build an adaptable, intelligent world. ARE YOU bold, collaborative, and creative? At Xilinx, we hire and develop leaders and innovators who want to revolutionize the world of technology. We believe that by embracing diverse ideas, pushing boundaries, and working together as ONEXILINX, anything is possible.
 

Our culture of innovation began with the invention of the Field Programmable Gate Array (FPGA), and with the 2018 introduction of our Adaptive Compute Acceleration Platform (ACAP), has made a quantum leap in capability, solidifying our role as the adaptable platform supplier of choice. From the start, we have always believed in providing inventors with products and platforms that are infinitely adaptable. From self-driving cars, to world-record genome processing, to AI and big data, to the world's first 5G networks, we empower the world's builders and visionaries whose ideas solve every day problems and enhance people's lives.

If you are PASSIONATE, ADAPTABLE, and INNOVATIVE, Xilinx is the right place for you! At Xilinx we care deeply about creating meaningful development experiences while building a strong sense of belonging and connection. We foster an environment of empowered learning, wellness, community engagement, and recognition, so you can focus on work that matters - world class technology that improves the way we live and work. We are ONEXILINX.

The Xilinx Central Engineering Memory Subsystem team is searching for a passionate, adaptable and innovative design engineer to contribute towards the next generation of DDR Memory Controller.

 

Responsibilities:

  • Create microarchitecture and write RTL
  • Verify intended functionality with block-/unit-level test bench and coordination with other teams
  • Write optimal timing constraints (SDC)
  • Run design sanity checker tools such as LINT, CDC, FishTail, etc.
  • Work closely with physical design team during implementation
  • Document design and effective verbal communication

Qualifications:

  • Bachelor’s Degree in Electrical Engineering, Computer Engineering or related field with 8+ plus years of relevant industry experience or Master’s Degree in Electrical Engineering, Computer Engineering or a related field with 6+ years of relevant industry experience.
  • Proficiency in Verilog/SystemVerilog (ASIC, FPGA, IP)
  • Experience with SDRAM (DDR, HBM) is a plus
  • Experience with MBIST and DFX is a plus
  • Proficiency in Python, Perl, TCL and/or other scripting language

 

Share:
Refer to the Talent Network

Similar Jobs

DevOps - Software Build Engineer

San Jose, CA, United States

PHY/PLL Senior RTL Design Engineer

San Jose, CA, United States

Staff Design Verification Engineer

San Jose, CA, United States

Supply Chain Program Manager

San Jose, CA, United States

Senior Test Automation Software Engineer

San Jose, CA, United States

Senior Staff Product Development Engineer

San Jose, CA, United States

Middle End Design Engineer

San Jose, CA, United States

Senior SOC Design Engineer

San Jose, CA, United States

Senior SOC Design Engineer

San Jose, CA, United States

RTL CAD Engineer

San Jose, CA, United States

Senior Design Engineer

San Jose, CA, United States

ASIC/SOC Design Engineer

San Jose, CA, United States

FPGA Full Chip Timing Engineer

San Jose, CA, United States

Senior Software Engineer

San Jose, CA, United States

DFT (Design-for-Test) Engineer

San Jose, CA, United States

STA EMIR Methodology Engineer

San Jose, CA, United States

Design Intern - SoC Integration

San Jose, CA, United States